# E-paper Display COG Driver Interface Timing | Description | Detailed information to design a timing controller for 1.44", 2", and 2.7" E-paper panels | |-------------|-------------------------------------------------------------------------------------------| | Date | 2012/07/27 | | Doc. No. | 4P008-00 | | Revision | 02 | | Design Engineering | | | | |-----------------------|-----------------------|-----------------------|--| | Approval | Check | Design | | | 李<br>2012.07.27<br>欣達 | 李<br>2012.07.27<br>欣達 | 丁<br>2012.07.27<br>昭文 | | No.18, Shengli 1st St., Rende Dist., Tainan City 71758, Taiwan (R.O.C.) Tel: +886-6-279-5399 Fax: +886-6-270-5857 Rev.: 02 Page: 1 of 29 Date: 2012/07/27 ## Copyright Pervasive Displays Incorporated All rights reserved. This document is the exclusive property of Pervasive Displays Inc. (PDI) and shall not be reproduced or copied or transformed to any other format without prior permission of PDI. (PDI Confidential) 本資料為龍亭新技股份有限公司專有之財產,非經許可,不得複製、翻印或轉變成其他形式使用。 龍亭新技股份有限公司 Pervasive Displays Inc. No.18, Shengli 1st St., Rende Dist., Tainan City 71758, Taiwan (R.O.C.) Tel: +886-6-279-5399 http://www.pervasivedisplays.com Rev.: 02 Page: 2 of 29 Date: 2012/07/27 ## **Table of Contents** | Re | vision H | History | 4 | |-----|----------|------------------------------------|----| | Glo | ossary ( | of Acronyms | 5 | | 1 | Gener | ral Description | 6 | | | 1.1 | Overview | 6 | | | 1.2 | Input Terminal Pin Assignment | 9 | | | 1.3 | Reference Circuit | 11 | | | 1.4 | EPD Driving Flow Chart | 12 | | | 1.5 | Controller | 13 | | | 1.6 | SPI Timing Format | 14 | | 2 | Write | to the Memory | 17 | | 3 | Power | r On COG Driver | 18 | | 4 | Initial | ize COG Driver | 19 | | 5 | Write | data from the memory to the EPD | 21 | | | 5.1 | Data Structure | 21 | | | 5.2 | Store a line of data in the buffer | 23 | | | 5.3 | Writing to the display in stages | | | 6 | | r off COG Driver | 29 | # **Revision History** | Version | Date | Page<br>(New) | Section | Description | | |---------|------------|---------------|---------|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | Ver. 01 | 2012/05/08 | All | All | Approval specification first issued | | | | | 6 | 1.1 | Modify "Overview" description | | | | | 9 | 1.2 | Add "Input Terminal Pin Assignment" section and description | | | | | 11 | 1.3 | Add "Reference Circuit" section | | | | | 12 | 1.4 | Modify Flash to memory in the flow chart | | | | | 13 | 1.5 | Modify Controller and description | | | | | 16 | 1.6 | Modify SCL to SCLK, SDI to SI in the sheet | | | | 17 | | 2 | Modify the section name "Write to the Flash" to "Write to the Memory" | | | Ver. 02 | 2012/07/27 | 17 | 2 | Modify the description of section 2 | | | vei. 02 | 2012/07/27 | 18 | 3 | Modify "Border control" to "BORDER" Add PWM toggle before V <sub>CC</sub> /V <sub>DD</sub> turn on | | | | | | 19 | 4 | Modify the flow chart and description Modify the setting of register 0x06 from 0x1F to 0xFF | | | | 21 | 5 | Modify the section name "Write data from the flash to the EPD" to "Write data from the memory to the EPD" | | | | | 21 | 5.1 | Modify the description of section 5 | | | | | 22 | 5.1 | Add 1.44 frame time for V110 FPL | | | | | 23 | 5.2 | Add 1.44" and 2.7" flow chart | | | | | 27 | 5.3 | Modify the flow chart and description | | Rev.: 02 Page: 4 of 29 Date: 2012/07/27 # **Glossary of Acronyms** EPD Electrophoretic Display (e-Paper Display) EPD Panel EPD TCon Timing Controller FPL Front Plane Laminate (e-Paper Film) SPI Serial Peripheral Interface COG Chip on Glass PDI, PDi Pervasive Displays Incorporated Rev.: 02 Page: 5 of 29 Date: 2012/07/27 # 1 General Description ## 1.1 Overview This document explains the interface to the COG Driver to operate the EPD for a MCU based solution using two pages of memory buffer. This document applies to 1.44", 2.0", and 2.7" EPDs. Both new and previous display images are stored in memory buffer, then the COG Driver is powered on, initialized, panel updated in stages and then the COG Driver is powered off. Refer to the EPD controller in section 1.5 to see the complete update cycle from Power On, Initialize, Update and Power off. To operate the EPDs for the best sharpness and performance, each update of the panel is divided into a series of stages before the display of the new image pattern is completed. During each stage, frame updates with intermediate image patterns are repeated for a specified period of time. The number of repeated frame updates during each stage is dependent on the MCU speed. After the final stage, the new pattern is displayed. V110 and V220 are names for two types of Front Plane Laminate which is the PET material that contains the microcapsules that is used to manufacture EPDs. V110 is the current generation of material, and V220 is the next generation of material. The materials are similar but have a few differences. V220 was designed to have a higher contrast ratio and is excellent for e-readers which are frequently updated. For V110 and V220, contrast ratio and white reflectance are compared in the charts below for reference. Rev.: 02 Page: 6 of 29 Date: 2012/07/27 Rev.: 02 Page: 7 of 29 Date: 2012/07/27 Time after update (hr) 100 1000 0.1 0.01 Around the active area of the EPD is a 0.5mm width blank area called the border. It should be connected to $V_{DL}$ (-15V) to keep the border white. After approximately 10,000 updates with the constant voltage, the border color may degrade to a gray level that is not as white as the active area. To prevent this phenomenon, PDI recommends connecting BORDER as described in our documentation so that it can receive a control signal to turn on and off to avoid the degradation. Section 1 is an overview and contains supporting information such as the overall theory for updating an EPD, SPI timing for PDI's EPDs, as well as current profiles. Section 2 describes a method to write to memory buffer. Previously updated and new patterns are stored in the memory buffer to compare the old and new image patterns during the update. Section 3 describes how to power on the COG Driver which consists of applying a voltage and generating the required signals for /CS and /RESET. Section 4 describes the steps to initialize the COG Driver. Section 5 describes the details on how to update the EPD from the memory buffer, create a line of data, update in stages, and also power down housekeeping steps. Rev.: 02 Page: 8 of 29 Date: 2012/07/27 # 1.2 Input Terminal Pin Assignment | No | Signal | 1/0 | Connected to | Function | |----|----------|-----|--------------|-------------------------------------------------------------------------------------| | 1 | /CS | I | MCU | Chip Select. Low enable | | 2 | BUSY | 0 | MCU | When BUSY = HIGH, EPD stays in busy state that EPD ignores any input data from SPI. | | 3 | ID | I | Ground | Set SPI interface | | 4 | SCLK | I | MCU | Clock for SPI | | 5 | SI | I | MCU | Serial input from host MCU to EPD | | 6 | SO | 0 | MCU | Serial output from EPD to host MCU | | 7 | /RESET | I | MCU | Reset signal. Low enable | | 8 | ADC_IN | - | - | Not connected | | 9 | $V_{CL}$ | С | Capacitor | - | | 10 | C42P | С | Charge-Pump | - | | 11 | C42M | С | Capacitor | - | | 12 | C41P | С | Charge-Pump | - | | 13 | C41M | С | Capacitor | - | | 14 | C31M | С | Charge-Pump | - | | 15 | C31P | С | Capacitor | - | | 16 | C21M | С | Charge-Pump | - | | 17 | C21P | С | Capacitor | - | | 18 | C16M | С | Charge-Pump | - | | 19 | C16P | С | Capacitor | - | | 20 | C15M | С | Charge-Pump | - | | 21 | C15P | С | Capacitor | - | | 22 | C14M | С | Charge-Pump | - | | 23 | C14P | С | Capacitor | - | Rev.: 02 Page: 9 of 29 Date: 2012/07/27 | No | Signal | 1/0 | Connected to | Function | |----|------------------------|-----|------------------------|--------------------------------------------------------------------------------| | 24 | C13M | С | Charge-Pump | - | | 25 | C13P | С | Capacitor | - | | 26 | C12M | С | Charge-Pump | - | | 27 | C12P | С | Capacitor | - | | 28 | C11M | С | Charge-Pump | - | | 29 | C11P | С | Capacitor | - | | 30 | $V_{COM\_DRIVER}$ | RC | Resistor & Capacitor | The signal duty cycle can drive $V_{\text{COM}}$ voltage from source driver IC | | 31 | $V_{CC}$ | Р | V <sub>CC</sub> | Power supply for analog part of source driver | | 32 | $V_{DD}$ | Р | $V_{DD}$ | Power supply for digital part of source driver | | 33 | $V_{SS}$ | Р | Ground | - | | 34 | $V_{GH}$ | С | Capacitor | - | | 35 | $V_{GL}$ | С | Capacitor | - | | 36 | $V_{DH}$ | С | Capacitor | - | | 37 | $V_{DL}$ | С | Capacitor | - | | 38 | BORDER | I | - | Connect to $V_{\text{DL}}$ via control circuit for white frame border | | 39 | V <sub>ST</sub> | Р | V <sub>COM_PANEL</sub> | - | | 40 | V <sub>COM_PANEL</sub> | С | Capacitor | V <sub>COM</sub> to panel | ## Note: I: Input O: Output C: Capacitor RC: Resistor and Capacitor P: Power Rev.: 02 Page: 10 of 29 Date: 2012/07/27 ## 1.3 ## 1.3 Reference Circuit #### Note: - 1. $V_{DD}$ and $V_{CC}$ must be discharged promptly after power off. - 2. Pin.1 location Rev.: 02 Page: 11 of 29 Date: 2012/07/27 ## 1.4 EPD Driving Flow Chart The flowchart below provides an overview of the actions necessary to update the EPD. The steps below refer to the detailed descriptions in the respective sections. ## 1.5 Controller The diagram below provides a signal control overview during an EPD update cycle. The diagram is segmented into "3. Power On COG Driver", "4. Initialize COG Driver", "5. Write data from the memory to the EPD", and "6. Power Off COG Driver". The segment number and title matches a section title in this document which contain the details for each segment. #### Note: 1. PWM: 100~300 KHz Duty= 50% Square wave. The PWM signal starts before $V_{\text{CC}}/V_{\text{DD}}$ input and stops during the initialization of the COG Driver to ensure there is a negative VGL on the COG Driver. Our reliability testing shows that with low temperature that the COG Driver has the possibility of $V_{\text{CC}}$ generating a slightly positive voltage, and the PWM is an effective solution for this condition. Refer to the section 4 of this spec. Rev.: 02 Page: 13 of 29 Date: 2012/07/27 ## 1.6 SPI Timing Format SPI commands are used to communicate between the MCU and the COG Driver. The SPI format used differs from the standard in that two way communications are not used, and CS is pulled high then low between clocks. When setting up the SPI timing, PDI recommends verifying the control signals for the overall waveform in Section 1.5, next verify the SPI command format and SPI command timing both in this section. The maximum clock speed that the display can accept is 12MHz. The minimum is 4MHz. The SPI mode is 0. Below is a description of the SPI Format: $$SPI(0xI_1I_2, 0xD_1D_2D_3D_4, D_5D_6D_7D_8...)$$ #### Where: $I_m I_n$ is the Register Index and the length is 1 byte $D_{m\sim n}$ is the Register Data. The Register Data length varies from 1, 2, to 8 bytes depending on which Register Index is selected. | Register Index | Number Bytes of<br>Register Data | |----------------|----------------------------------| | 0x01 | 8 | | 0x02 | 1 | | 0x03 | 1 | | 0x04 | 1 | | 0x05 | 1 | | 0x06 | 1 | | 0x07 | 1 | | 0x08 | 1 | | 0x09 | 2 | - Before sending the Register Index, the SPI (SI) must send a 0x70 header command. - Likewise, the SPI (SI) must send a 0x72 is the header command prior to the Register Data. The flow chart and detailed description can be found on the next page. Rev.: 02 Page: 14 of 29 Date: 2012/07/27 • SPI command signals and flowchart: Rev.: 02 Page: 15 of 29 Date: 2012/07/27 ## SPI command timing | VCC = 2.7 to 3.3V | Temp = | <b>0 to +50</b> °C | | | | | | |-----------------------|--------|--------------------|------|------|------|------|--------| | Item | Signal | Symbol | Min. | Тур. | Max. | Unit | Remark | | Serial clock cycle | SCLK | tcys | 80 | - | - | ns | | | SCLK high pulse width | SCLK | twns | 40 | - | - | ns | | | SCLK low pulse width | SCLK | twLs | 40 | - | - | ns | | | Data setup time | SI | tDSS | 20 | - | - | ns | | | Data hold time | SI | tDHS | 20 | - | - | ns | | | CSB setup time | /CS | tcss | 16 | - | - | ns | | | CSB hold time | /CS | tchs | 24 | - | - | ns | | Rev.: 02 Page: 16 of 29 Date: 2012/07/27 # 2 Write to the Memory Before powering on COG Driver, the developer should write the new pattern to image buffer, either SRAM or flash memory. The image pattern must be converted to a 1 bit bitmap format (Black/White) in prior to writing. Two buffer spaces should be allocated to store both previous and new patterns. The previous pattern is the currently displayed pattern. The new pattern will be written to the EPD. The COG Driver will compare both patterns before updating the EPD. The table below lists the buffer space size required for each EPD size. | <br>EPD size | O size Image resolution(pixels) Previous + new imag (bytes) | | |--------------|-------------------------------------------------------------|--------| | 1.44" | 128 x 96 | 3,072 | | 2" 200 x 96 | | 4,800 | | 2.7" | 264 x 176 | 11,616 | Rev.: 02 Page: 17 of 29 Date: 2012/07/27 ## 3 Power On COG Driver This flowchart describes power sequence for the COG Driver. #### 1. Start: Initial State: $V_{CC}/V_{DD}$ , /RESET, /CS, BORDER, SI, SCLK = 0 ## 2. PWM: 100~300KHz, 50% duty cycle, square wave to eliminate the potential negative voltages that could occur at low temperature. Keeping PWM toggling until VGL & VDL is on (SPI(0x05,0x03)). #### 3. BORDER: For implement this function, Developer needs to use a pin from Microcontroller to control. BORDER is used to keep a sharp border while taking care of the electronic ink particles. ## 4 Initialize COG Driver Rev.: 02 Page: 19 of 29 Date: 2012/07/27 #### Note: - SPI(0x01, Data): - Different by each size ■ 1.44": SPI(0x01, (0x0000,0000,000F,FF00)) ■ 2": SPI(0x01, (0x0000,0000,01FF,E000)) ■ 2.7": SPI(0x01, (0x0000,007F,FFFE,0000)) - To send first byte protocol (0x70) before Register Index (0x01), and then send second byte protocol (0x72) before Register Data (0x0000,0000,01FF,E000). - 2. If register data is larger than two bytes, the developer must finish sending the data prior to sending another Register Index command. - 3. PWM: 100~300KHz, 50% duty cycle, square wave to eliminate the potential negative voltages that could occur at low temperature. - 4. Should measure VGH >12V and VDH >8V - 5. Should measure VGL <-12V and VDL <-8V - 6. Gate and Source Voltage Level is different by each size: - Different by each size ■ 1.44": SPI(0x04,0x03) ■ 2": SPI(0x04,0x03) ■ 2.7": SPI(0x04,0x00) # 5 Write data from the memory to the EPD This section describes how data should be sent to the COG Driver which will update the display. The COG Driver uses a buffer to store a line of data and then writes to the display. ## 5.1 Data Structure #### EPD Resolutions | EPD size | Image resolution(pixels) | X | Υ | |----------|--------------------------|-----|-----| | 1.44" | 128 x 96 | 128 | 96 | | 2" | 200 x 96 | 200 | 96 | | 2.7" | 264 x 176 | 264 | 176 | #### Data components - One Bit A bit can be W (White), B (Black) or N (Nothing) bits. Using the N bit mitigates ghosting. - One Dot/pixel is comprised of 2 bits. - One line is the number of dots in a line. For example: - The 1.44" uses 128 Dots to represent 1 Line. - The 2" uses 200 Dots to represent 1 Line. - The 2.7" uses 264 Dots to represent 1 Line. - The COG Driver uses a buffer to write one line of data (FIFO) interlaced | Data Bytes | Scan bytes | Data Bytes | |---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 <sup>st</sup> – 25 <sup>th</sup> (Even) | 1 <sup>st</sup> - 24 <sup>th</sup> | 26 <sup>th</sup> - 50 <sup>th</sup> (Odd) | | 2" Example: Because method to write is interlaced, write the even data bytes for a line {D(200,y),D(198,y),D(196,y),D(196,y),D(194,y)} {D(8,y),D(6,y),D(4,y), | 2" Example: Write bytes for every scan line {S(1),S(2), | 2" Example: Write the odd data bytes for<br>a line<br>D(4,y), D(2,y)}{D(1,y),D(3,y),<br>D(5,y), D(7,y)}<br>{D(193,y),D(195,y),<br>D(197,y), D(199,y)} | - One frame of data is the number of lines \* rows. For example: - The 1.44" frame of data is 96 lines \* 128 dots. - The 2" frame of data is 96 lines \* 200 dots. - The 2.7" frame of data is 176 lines \* 264 dots. Rev.: 02 Page: 21 of 29 Date: 2012/07/27 One stage is the number of frames used to write an intermediate pattern. This can vary based on the MCU choice. PDI's design writes 16 frames of data per stage, and then 4 stages for 2" and 1.44" to update the display from the previous to the new pattern. 2.7" need 21 frames of data per stage. | Panel Size | FPL | Stage Time (ms) | MCU Frame Time<br>(ms)(Recommend) | |------------|------|-----------------|-----------------------------------| | 1.44" | V110 | 480 | | | 1.44" | V220 | 480 | < 50ms | | 2" | V110 | 480 | < 501115 | | 2" | V220 | 480 | | | 2.7" | V110 | 630 | < 70ms | | 2.7" | V220 | 630 | < 701115 | Rev.: 02 Page: 22 of 29 Date: 2012/07/27 ## 5.2 Store a line of data in the buffer This section describes the details of how to send data to the COG Driver. The COG Driver uses a buffer to update the display line by line. Rev.: 02 Page: 23 of 29 Date: 2012/07/27 ## 1.44" Input Data Order Note: 2. If users cannot check BUSY pin, use delay at least 1 usec (10-6 second) Between byte-byte data for transfer image data. | | Data | bit1 | bit0 | Input | | |----------|-----------------------------|------|------|---------|-----| | x =<br>y | D(v v) | 1 | 1 | Black | (B) | | | D(x,y)<br>= 1~128<br>= 1~96 | 1 | 0 | White | (W) | | | = 1~96 | 0 | 1 | Nothing | (N) | Example: D(128,y) = Black (B) = 11 D(126,y) = White (W) = 10D(124,y) = Nothing(N) = 01 D(122,y) = Black (B) = 11 → 1st Data Byte= 11,10,01,11 | | Scan | bit1 | bit0 | Input | |-----|-----------|------|------|----------| | C/4 | I) ~S(96) | 1 | 1 | Scan on | | 5(1 | | 0 | 0 | Scan off | ## Example: When y = 2, → Only S(2) is Scan on (11) while others are Scan off (00). The image represented by Data Bytes will be displayed on 2<sup>nd</sup> horizontal line (i.e. Dot(1,2) ~ Dot(128,2)). = Scan off = 00 S(2) = Scan on = 11 S(3) = Scan off = 00 = Scan off = 00 S(4) S(96) = Scan off = 00 → 1st Scan Byte = 00,11,00,00 Rev.: 02 Page: 24 of 29 Date: 2012/07/27 ## • 2" Input Data Order #### Note: 1. When start transfer each Data Byte, users need to check BUSY pin. If users cannot check BUSY pin, use delay at least 1 usec (10<sup>-6</sup> second) Between byte-byte data for transfer image data. | | Data | bit1 | bit0 | Input | | |----------|-----------------------------|------|------|---------|-----| | x =<br>y | D(x v) | 1 | 1 | Black | (B) | | | D(x,y)<br>= 1~200<br>= 1~96 | 1 | 0 | White | (W) | | | | 0 | 1 | Nothing | (N) | Example: D(200,y) = Black (B) = 11 D(198,y) = White (W)= 10 D(196,y) = Withter (W) = 10D(196,y) = Nothing(N) = 01 D(194,y) = Black (B) = 11 → 1st Data Byte= 11,10,01,11 | | Scan | bit1 bit0 | | Input | |--------------|----------|-----------|---|----------| | C/1 | ) ~S(96) | 1 | 1 | Scan on | | <b>S</b> (1, | | 0 | 0 | Scan off | #### Example: When y = 2, → Only S(2) is Scan on (11) while others are Scan off (00). The image represented by Data Bytes will be displayed on 2<sup>nd</sup> horizontal line (i.e. Dot(1,2) ~ Dot(200,2)). S(1) = Scan off = 00 S(2) = Scan on = 11 S(3) = Scan off = 00 S(4) = Scan off = 00 Rev.: 02 Page: 25 of 29 Date: 2012/07/27 ## • 2.7" Input Data Order Note: 1. When start transfer each Data Byte, users need to check BUSY pin. If users cannot check BUSY pin, use delay at least 1 usec (10<sup>-6</sup> second) Between byte-byte data for transfer image data. | | Data | bit1 | bit0 | Input | | |------------|------------------------------|------|------|---------|-----| | х =<br>у = | D( <b>v</b> v) | 1 | 1 | Black | (B) | | | D(x,y)<br>= 1~264<br>= 1~176 | 1 | 0 | White | (W) | | | = 1~176 | 0 | 1 | Nothing | (N) | Example: D(264,y) = Black (B) = 11 D(262,y) = White (W)= 10 D(260,y) = Nothing(N) = 01 D(258,y) = Black (B) = 11 → 1st Data Byte= 11,10,01,11 | | Scan | bit1 | bit0 | Input | |------|-----------|------|------|----------| | C(4) | ) ~S(176) | 1 | 1 | Scan on | | 5(1) | | 0 | 0 | Scan off | #### Example: When y = 2, → Only S(2) is Scan on (11) while others are Scan off (00). The image represented by Data Bytes will be displayed on 2<sup>nd</sup> horizontal line (i.e. Dot(1,2) ~ Dot(264,2)). S(1) = Scan off = 00S(2) = Scan on = 11 S(2) = Scan on = 11S(3) = Scan off = 00 S(3) = Scan off = 00S(4) = Scan off = 00 S(176) = Scan off = 00 → $1^{st}$ Scan Byte = 00,11,00,00 $\rightarrow$ 2<sup>nd</sup> ~ 44<sup>th</sup> Scan Byte = 00,00,00,00 Rev.: 02 Page: 26 of 29 Date: 2012/07/27 # 5.3 Writing to the display in stages This section contains the method to write to the display in stages. Each of the 4 stages should be the same use the same number of frames. Rewrite the frame during each stage. The flow chart that follows describes how to update an image from a previous displayed image stored in memory buffer to a new image also stored in memory buffer. See the sample previous and new images below. | Previous | New | |----------|---------| | Display | Display | | 1 | 2 | Rev.: 02 Page: 27 of 29 Date: 2012/07/27 | T (00) | TF*7 | |------------------|-----------| | Temperature (°C) | V110/V220 | | ≤-10 | 17 | | -5 ≥ T > -10 | 12 | | 5 ≥ T > -5 | 8 | | 10 ≥ T > 5 | 4 | | 15 ≥ T > 10 | 3 | | 20 ≥ T > 15 | 2 | | 40 ≥ T > 20 | 1 | | > 40 | 0.7 | - 1. The previous image stored in memory is used to determine how to write the data for both Stage 1 and Stage 2. - 2. The **new** image stored in memory is used to determine how to write the data for both Stage 3 and Stage 4. - Optional: The optical performance is dependent on Stage Time. If the ghosting is at unacceptable level, the EPD can be rewritten and then Stage 4 repeated to write the New image. | 4. | Panel Size | (Stage Time * TF) ms | |----|-------------|----------------------| | | 1.44"(V110) | 480 | | | 1.44"(V220) | 480 | | | 2"(V110) | 480 | | | 2"(V220) | 480 | | | 2.7"(V110) | 630 | | | 2.7"(V220) | 630 | - If you use Flash memory for the Section 2, please erase the buffer When Stage 4 is completed. - The TF below 0°C is for reference only. PDI does not guarantee the performance and functionality below 0°C. Rev.: 02 Page: 28 of 29 Date: 2012/07/27 ## 6 Power off COG Driver ## 1. Nothing Frame: A frame, 96 lines/1.44"&2", 176 lines/2.7", whose all D(x,y) are N(01). Scan Bytes operate normally. Scan lines are still turned on sequentially. This frame will make the image more uniform. #### 2. Dummy Line: A line whose all Data Bytes are 0x55 and Scan Bytes are 0x00. Clear the register data before power off. #### 3. BORDER: For implement this function, users need to use a pin to control from Microcontroller. When = 0, the BORDER is ON and write to white. When = 1,the BORDER is OFF. The reason for using BORDER is to keep a sharp border and not have a charge on the Eink particles. Voltage too long on these will produce a gray effect which is the optimal for long term operation. BORDER is needed in V220 FPL and V110 FPL. ## 4. External Discharge: For implement this function, users need to use a pin from Microcontroller to control. This is important to avoid vertical lines. 5.If you use the Flash memory for pattern store, please recheck flash in this phase and verify the old image flash is erased Rev.: 02 Page: 29 of 29 Date: 2012/07/27